@inproceedings{c996b074b7cd4b3c83ba16c26293f31a,
title = "On using a new dynamic reconfigurable logic (DRL) VLSI circuit for very high speed routing",
abstract = "Recent efforts to add new services to the Internet have increased the interest in designing flexible routers that are easy to extend and evolve. This paper describes a new hardware architecture based on dynamic reconfigurable logic (DRL) for high throughput networking applications. It mainly focuses on content-based router and on how to schedule efficiently its computation time. This scheduling task is difficult because of the various features of the underlying hardware such as multicontext, control-data path architecture and memory interface. Experimental results show improvements over most recent network processors as well as a better hardware synthesis methodology.",
author = "Mahmoud Meribout",
year = "2003",
doi = "10.1109/ISCC.2003.1214107",
language = "British English",
isbn = "076951961X",
series = "Proceedings - IEEE Symposium on Computers and Communications",
pages = "97--100",
booktitle = "Proceedings - 8th IEEE International Symposium on Computers and Communication, ISCC 2003",
note = "8th IEEE International Symposium on Computers and Communication, ISCC 2003 ; Conference date: 30-06-2003 Through 03-07-2003",
}