On using a new dynamic reconfigurable logic (DRL) VLSI circuit for very high speed routing

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

Recent efforts to add new services to the Internet have increased the interest in designing flexible routers that are easy to extend and evolve. This paper describes a new hardware architecture based on dynamic reconfigurable logic (DRL) for high throughput networking applications. It mainly focuses on content-based router and on how to schedule efficiently its computation time. This scheduling task is difficult because of the various features of the underlying hardware such as multicontext, control-data path architecture and memory interface. Experimental results show improvements over most recent network processors as well as a better hardware synthesis methodology.

Original languageBritish English
Title of host publicationProceedings - 8th IEEE International Symposium on Computers and Communication, ISCC 2003
Pages97-100
Number of pages4
DOIs
StatePublished - 2003
Event8th IEEE International Symposium on Computers and Communication, ISCC 2003 - Kemer-Antalya, Turkey
Duration: 30 Jun 20033 Jul 2003

Publication series

NameProceedings - IEEE Symposium on Computers and Communications
ISSN (Print)1530-1346

Conference

Conference8th IEEE International Symposium on Computers and Communication, ISCC 2003
Country/TerritoryTurkey
CityKemer-Antalya
Period30/06/033/07/03

Fingerprint

Dive into the research topics of 'On using a new dynamic reconfigurable logic (DRL) VLSI circuit for very high speed routing'. Together they form a unique fingerprint.

Cite this