Low leakage power SRAM cell for embedded memory

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

3 Scopus citations

Abstract

Leakage power becomes big percentage of total active power especially for small geometry CMOS technology. It is estimated that 20-50% of total average power during normal operation lost to leakage power. Leakage power is even more important for mobile devices where ideal time is long and battery life is important. This paper presents a low leakage SRAM cell and array architecture targeting high performance, low power embedded memory. The proposed novel 7-Transistor (7T) based memory provides 50% lower leakage power compare to 8T cell and 30% faster access time than traditional 6-Transistor (6T) SRAM cell with increased area of 20% compared to the compact 6T cell. All comparisons are based on 28nm foundry low power process technology.

Original languageBritish English
Title of host publication2011 International Conference on Innovations in Information Technology, IIT 2011
Pages367-370
Number of pages4
DOIs
StatePublished - 2011
Event2011 International Conference on Innovations in Information Technology, IIT 2011 - Abu Dhabi, United Arab Emirates
Duration: 25 Apr 201127 Apr 2011

Publication series

Name2011 International Conference on Innovations in Information Technology, IIT 2011

Conference

Conference2011 International Conference on Innovations in Information Technology, IIT 2011
Country/TerritoryUnited Arab Emirates
CityAbu Dhabi
Period25/04/1127/04/11

Keywords

  • CMOS Memory Integrated Circuits
  • Low power VLSI circuit design
  • Register File
  • SRAM cell design

Fingerprint

Dive into the research topics of 'Low leakage power SRAM cell for embedded memory'. Together they form a unique fingerprint.

Cite this