Dynamic power analysis for custom designs

Stephen Bijansky, Bassam Mohd, Baker Mohammad

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

This work uses switch-level Verilog to simulate entire benchmarks using transistor level schematics and post-layout capacitance extraction. By translating a schematic netlist into a transistor level Verilog netlist, thousands of benchmark cycles can be simulated in minutes or hours compared with only tens of cycles using a fast spice simulator. This difference in simulation speed enables simulating an entire benchmark instead of trying to guess what a good spice simulation window is. This flow has been used extensively for power estimation and optimization of custom-based cache designs integrated into Qualcomm's 45nm low power DSPs.

Original languageBritish English
Title of host publication2009 IEEE International Conference on Integrated Circuit Design and Technology, ICICDT 2009
Pages173-176
Number of pages4
DOIs
StatePublished - 2009
Event2009 IEEE International Conference on Integrated Circuit Design and Technology, ICICDT 2009 - Austin, TX, United States
Duration: 18 May 200920 May 2009

Publication series

Name2009 IEEE International Conference on Integrated Circuit Design and Technology, ICICDT 2009

Conference

Conference2009 IEEE International Conference on Integrated Circuit Design and Technology, ICICDT 2009
Country/TerritoryUnited States
CityAustin, TX
Period18/05/0920/05/09

Keywords

  • Activity factor
  • Power estimation
  • Verilog simulation
  • VLSI design

Fingerprint

Dive into the research topics of 'Dynamic power analysis for custom designs'. Together they form a unique fingerprint.

Cite this