@inproceedings{3d4433852f254e36b355aebe49886fa8,
title = "Dynamic power analysis for custom designs",
abstract = "This work uses switch-level Verilog to simulate entire benchmarks using transistor level schematics and post-layout capacitance extraction. By translating a schematic netlist into a transistor level Verilog netlist, thousands of benchmark cycles can be simulated in minutes or hours compared with only tens of cycles using a fast spice simulator. This difference in simulation speed enables simulating an entire benchmark instead of trying to guess what a good spice simulation window is. This flow has been used extensively for power estimation and optimization of custom-based cache designs integrated into Qualcomm's 45nm low power DSPs.",
keywords = "Activity factor, Power estimation, Verilog simulation, VLSI design",
author = "Stephen Bijansky and Bassam Mohd and Baker Mohammad",
year = "2009",
doi = "10.1109/ICICDT.2009.5166289",
language = "British English",
isbn = "9781424429332",
series = "2009 IEEE International Conference on Integrated Circuit Design and Technology, ICICDT 2009",
pages = "173--176",
booktitle = "2009 IEEE International Conference on Integrated Circuit Design and Technology, ICICDT 2009",
note = "2009 IEEE International Conference on Integrated Circuit Design and Technology, ICICDT 2009 ; Conference date: 18-05-2009 Through 20-05-2009",
}