A low-power 65-nm ASIC implementation of background subtraction

M. Sami Zitouni, Hani Saleh, Harish Bhaskar, Ehab Salahat, Mohammed Ismail

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

2 Scopus citations

Abstract

Background subtraction is an important step for object detection in many video processing systems. This paper presents a low power implementation of mean-filter based background subtraction block in ASIC flow using 65-nm CMOS process technology. The placed and routed ASIC implementation of the background subtraction block achieved an operating maximum frequency of 800MHz. This provides the system with the capability of processing HD video sequences, typically of spatial resolution 1920×1080 pixels at a potential rate of 385 fps. The background subtraction block occupied a total area of 1533.96μm2 using 65-nm CMOS process and consumed a low power of 27.88μW/pixel.

Original languageBritish English
Title of host publication2014 10th International Conference on Innovations in Information Technology, IIT 2014
PublisherInstitute of Electrical and Electronics Engineers Inc.
Pages71-74
Number of pages4
ISBN (Electronic)9781479972128
DOIs
StatePublished - 16 Dec 2014
Event2014 10th International Conference on Innovations in Information Technology, IIT 2014 - Abu Dhabi, Al-Ain, United Arab Emirates
Duration: 9 Nov 201411 Nov 2014

Publication series

Name2014 10th International Conference on Innovations in Information Technology, IIT 2014

Conference

Conference2014 10th International Conference on Innovations in Information Technology, IIT 2014
Country/TerritoryUnited Arab Emirates
CityAbu Dhabi, Al-Ain
Period9/11/1411/11/14

Keywords

  • ASIC
  • Background
  • Im age Processing
  • Low Power
  • SoC
  • Subtraction

Fingerprint

Dive into the research topics of 'A low-power 65-nm ASIC implementation of background subtraction'. Together they form a unique fingerprint.

Cite this