@inproceedings{dc450e29506e47e784419ac04a729a4e,
title = "A low-power 65-nm ASIC implementation of background subtraction",
abstract = "Background subtraction is an important step for object detection in many video processing systems. This paper presents a low power implementation of mean-filter based background subtraction block in ASIC flow using 65-nm CMOS process technology. The placed and routed ASIC implementation of the background subtraction block achieved an operating maximum frequency of 800MHz. This provides the system with the capability of processing HD video sequences, typically of spatial resolution 1920×1080 pixels at a potential rate of 385 fps. The background subtraction block occupied a total area of 1533.96μm2 using 65-nm CMOS process and consumed a low power of 27.88μW/pixel.",
keywords = "ASIC, Background, Im age Processing, Low Power, SoC, Subtraction",
author = "{Sami Zitouni}, M. and Hani Saleh and Harish Bhaskar and Ehab Salahat and Mohammed Ismail",
note = "Publisher Copyright: {\textcopyright} 2014 IEEE.; 2014 10th International Conference on Innovations in Information Technology, IIT 2014 ; Conference date: 09-11-2014 Through 11-11-2014",
year = "2014",
month = dec,
day = "16",
doi = "10.1109/INNOVATIONS.2014.6987564",
language = "British English",
series = "2014 10th International Conference on Innovations in Information Technology, IIT 2014",
publisher = "Institute of Electrical and Electronics Engineers Inc.",
pages = "71--74",
booktitle = "2014 10th International Conference on Innovations in Information Technology, IIT 2014",
address = "United States",
}